Arteris
Andy Nightingale has a diverse work experience spanning several companies and roles. Andy started their career in 1986 at Carl Zeiss SMT - Nano technology systems as a Senior Software Engineer, where they worked until 1999. In 1999, they joined Arm as a Consultant Engineer and subsequently held various positions including Product Marketing Manager, Director of System IP, Vice President of System IP Marketing, and Vice President of Marketing, China Line of Business. Andy'stenure at Arm lasted until 2022. Currently, Andy is the Vice President of Product Marketing at Arteris IP, a position they have held since July 2022.
Andy Nightingale obtained a Professional Diploma in Marketing from Cambridge Marketing College from 2009 to 2010. Prior to that, they attended Anglia Ruskin University from 1991 to 1995, where they earned a BEng (Hons) degree in Software Engineering for Realtime Systems. In addition, Andy Nightingale has obtained certifications as an Assistant Instructor from PADI in June 2021 and has aspirations to become a Chartered IT Practitioner from BCS, The Chartered Institute for IT, and a Chartered Marketer from CIM | The Chartered Institute of Marketing, although the specific dates of obtaining these certifications are unknown.
This person is not in any offices
Arteris
2 followers
Arteris is helping power the next wave of autonomous driving, 5G and Artificial Intelligence (AI) systems fueling the growth the of the semiconductor industry. Our Network-on-Chip (NoC) interconnect semiconductor intellectual property (IP) is the on-chip communications backbone of most of the world’s most important and sophisticated systems-on-chip(SoC). Optimizing on-chip dataflow and connectivity is the cornerstone of our vision for system-on-chip development and assembly. Since our inception in 2003, we have pioneered the development and commercialization of NoC interconnect technology, cementing our position as the world’s first and largest commercial NoC interconnect IP company. Our unique technology meets the needs for cache coherent and non-coherent on-chip communications, on-chip data caching, and on-chip data protection to meet functional safety requirements.ARTERIS IP PRODUCTS AND SOLUTIONSOur on-chip NoC-based interconnect IP products make systems-on-chip easier to develop, perform better, and faster to get to market.The Arteris IP product portfolio meets the needs of design teams creating nearly any type of digital logic SoC with any type of communications semantics. Our seminal FlexNoC® Interconnect IP pioneered the market for NoC interconnects and is the industry leader. The highly configurable Ncore® Cache Coherent Interconnect IP allows optimal integration of cache-coherent Arm®-based processor IP with other cache-coherent and non-coherent IP.The growth of Artificial Intelligence (AI) and Machine Learning (ML) has inspired the creation of two innovative products. The Arteris IP AI Package is an option to Arteris FlexNoC that provides automated means to create complex topologies (meshes, rings, and tori) while adding multicast/broadcast communications, virtual channels, and source-synchronous communications to meet the unique needs of AI/ML chips. The CodaCache® Last Level Cache provides a highly configurable cache that can be instantiated anywhere within an SoC interconnect, providing data locality wherever needed.To meet the needs of the new generation of multibillion-transistor chips for automated systems with functional safety requirements, Arteris IP also offers Resilience Packages that provide hardware-based data protection technologies as well as automated diagnostic coverage analysis to help meet requirements ISO 26262 and IEC 61508 functional standards. Resilience Packages are available for FlexNoC, Ncore and CodaCache IP products.Timing closure has become a key design schedule constraint as chips have grown in size and complexity and semiconductor manufacturing process critical dimension have shrunk. To address this, Arteris IP created the PIANO® Timing Closure Package which provides physical and timing information about the interconnect to back-end synthesis place and route tools to help ensure faster timing closure.