Arteris
Matt Anderson has over 15 years of work experience in various roles related to royalties, compliance, and financial analysis. Matt is currently employed at Arteris IP as the Senior Director of Royalties and Compliance, a position they have held since February 2022. Prior to that, they worked at Arm as the Director of Royalties and Compliance from August 2020 to February 2022.
Before joining Arm, Matt worked at Cadence Design Systems as a Senior Financial Analyst in 2013 and was responsible for royalty management. Matt also worked at Tensilica as a Business Analyst from 2012 to 2013 and Alliacense as a Licensing Manager and Business Analyst from 2008 to 2012.
Matt began their career at The Radicati Group as a Senior Market Analyst, where they specialized in analyzing business-class messaging and collaboration industries from 2005 to 2008. Throughout their career, Matt has demonstrated strong skills in royalty compliance, forecasting, auditing, financial analysis, and strategic business management.
Matt Anderson attended Santa Clara University Leavey School of Business from 2001 to 2004, where they obtained a Bachelor of Science (BS) degree with a major in Marketing.
Arteris
1 followers
Arteris is helping power the next wave of autonomous driving, 5G and Artificial Intelligence (AI) systems fueling the growth the of the semiconductor industry. Our Network-on-Chip (NoC) interconnect semiconductor intellectual property (IP) is the on-chip communications backbone of most of the world’s most important and sophisticated systems-on-chip(SoC). Optimizing on-chip dataflow and connectivity is the cornerstone of our vision for system-on-chip development and assembly. Since our inception in 2003, we have pioneered the development and commercialization of NoC interconnect technology, cementing our position as the world’s first and largest commercial NoC interconnect IP company. Our unique technology meets the needs for cache coherent and non-coherent on-chip communications, on-chip data caching, and on-chip data protection to meet functional safety requirements.ARTERIS IP PRODUCTS AND SOLUTIONSOur on-chip NoC-based interconnect IP products make systems-on-chip easier to develop, perform better, and faster to get to market.The Arteris IP product portfolio meets the needs of design teams creating nearly any type of digital logic SoC with any type of communications semantics. Our seminal FlexNoC® Interconnect IP pioneered the market for NoC interconnects and is the industry leader. The highly configurable Ncore® Cache Coherent Interconnect IP allows optimal integration of cache-coherent Arm®-based processor IP with other cache-coherent and non-coherent IP.The growth of Artificial Intelligence (AI) and Machine Learning (ML) has inspired the creation of two innovative products. The Arteris IP AI Package is an option to Arteris FlexNoC that provides automated means to create complex topologies (meshes, rings, and tori) while adding multicast/broadcast communications, virtual channels, and source-synchronous communications to meet the unique needs of AI/ML chips. The CodaCache® Last Level Cache provides a highly configurable cache that can be instantiated anywhere within an SoC interconnect, providing data locality wherever needed.To meet the needs of the new generation of multibillion-transistor chips for automated systems with functional safety requirements, Arteris IP also offers Resilience Packages that provide hardware-based data protection technologies as well as automated diagnostic coverage analysis to help meet requirements ISO 26262 and IEC 61508 functional standards. Resilience Packages are available for FlexNoC, Ncore and CodaCache IP products.Timing closure has become a key design schedule constraint as chips have grown in size and complexity and semiconductor manufacturing process critical dimension have shrunk. To address this, Arteris IP created the PIANO® Timing Closure Package which provides physical and timing information about the interconnect to back-end synthesis place and route tools to help ensure faster timing closure.