RS

Robin Sik

Director Of Engineering at Arteris

Robin Sik has extensive work experience in the engineering field. Starting in 2003, Sik worked as a Principal Engineer at Crimson for a year before moving on to SanDisk. At SanDisk, Sik served as a Principal Engineer for five years. In 2009, Sik joined SandForce as a Senior Engineering Manager and remained in that role until 2012. Sik then worked as a Senior Engineering Manager at Broadcom Inc. for a year before joining Seagate Technology in 2014. At Seagate Technology, Sik served as a Senior Engineering Manager until 2016. Sik then transitioned to PetaIO in 2017 as the Director of Engineering, a position held until 2019. Currently, Sik holds the position of Director of Engineering at Arteris IP, starting in March 2019.

Robin Sik completed a Bachelor's Degree in EE and Applied Physics from Caltech in 1998. Prior to that, they pursued a Master's Degree in Engineering and Applied Physics at Harvard University starting in 1989.

Location

Santa Clara, United States

Links

Previous companies


Org chart


Teams


Offices


Arteris

2 followers

Arteris is helping power the next wave of autonomous driving, 5G and Artificial Intelligence (AI) systems fueling the growth the of the semiconductor industry. Our Network-on-Chip (NoC) interconnect semiconductor intellectual property (IP) is the on-chip communications backbone of most of the world’s most important and sophisticated systems-on-chip(SoC). Optimizing on-chip dataflow and connectivity is the cornerstone of our vision for system-on-chip development and assembly. Since our inception in 2003, we have pioneered the development and commercialization of NoC interconnect technology, cementing our position as the world’s first and largest commercial NoC interconnect IP company. Our unique technology meets the needs for cache coherent and non-coherent on-chip communications, on-chip data caching, and on-chip data protection to meet functional safety requirements.ARTERIS IP PRODUCTS AND SOLUTIONSOur on-chip NoC-based interconnect IP products make systems-on-chip easier to develop, perform better, and faster to get to market.The Arteris IP product portfolio meets the needs of design teams creating nearly any type of digital logic SoC with any type of communications semantics. Our seminal FlexNoC® Interconnect IP pioneered the market for NoC interconnects and is the industry leader. The highly configurable Ncore® Cache Coherent Interconnect IP allows optimal integration of cache-coherent Arm®-based processor IP with other cache-coherent and non-coherent IP.The growth of Artificial Intelligence (AI) and Machine Learning (ML) has inspired the creation of two innovative products. The Arteris IP AI Package is an option to Arteris FlexNoC that provides automated means to create complex topologies (meshes, rings, and tori) while adding multicast/broadcast communications, virtual channels, and source-synchronous communications to meet the unique needs of AI/ML chips. The CodaCache® Last Level Cache provides a highly configurable cache that can be instantiated anywhere within an SoC interconnect, providing data locality wherever needed.To meet the needs of the new generation of multibillion-transistor chips for automated systems with functional safety requirements, Arteris IP also offers Resilience Packages that provide hardware-based data protection technologies as well as automated diagnostic coverage analysis to help meet requirements ISO 26262 and IEC 61508 functional standards. Resilience Packages are available for FlexNoC, Ncore and CodaCache IP products.Timing closure has become a key design schedule constraint as chips have grown in size and complexity and semiconductor manufacturing process critical dimension have shrunk. To address this, Arteris IP created the PIANO® Timing Closure Package which provides physical and timing information about the interconnect to back-end synthesis place and route tools to help ensure faster timing closure.


Employees

201-500

Links